翻訳と辞書
Words near each other
・ Latvia Fed Cup team
・ Latvia in the Eurovision Song Contest
・ Latvia in the Eurovision Song Contest 2000
・ Latvia in the Eurovision Song Contest 2001
・ Latvia in the Eurovision Song Contest 2002
・ Latvia in the Eurovision Song Contest 2003
・ Latvia in the Eurovision Song Contest 2004
・ Latvia in the Eurovision Song Contest 2005
・ Latvia in the Eurovision Song Contest 2006
・ Lattice word
・ Lattice-based access control
・ Lattice-based cryptography
・ Lattice-tailed trogon
・ Latticed butterflyfish
・ Latticed Heath
LatticeMico32
・ LatticeMico8
・ Latticetail moray
・ Latticework
・ Lattie F. Coor
・ Latties Brook, Nova Scotia
・ Lattikata
・ Lattimer
・ Lattimer massacre
・ Lattimer, Pennsylvania
・ Lattimer, West Virginia
・ Lattimore
・ Lattimore, North Carolina
・ Lattin
・ Lattin, County Tipperary


Dictionary Lists
翻訳と辞書 辞書検索 [ 開発暫定版 ]
スポンサード リンク

LatticeMico32 : ウィキペディア英語版
LatticeMico32

LatticeMico32 is a 32-bit microprocessor soft core from Lattice Semiconductor optimized for field-programmable gate arrays (FPGAs). It uses a Harvard architecture, which means the instruction and data buses are separate. Bus arbitration logic can be used to combine the two buses, if desired.
LatticeMico32 is licensed under a free (IP) core license. This means that the Mico32 is not restricted to Lattice FPGAs, and can be legally used on any host architecture (FPGA, ASIC, or software emulation). It is possible to embed a LatticeMico32 core into Xilinx and Altera FPGAs, in addition to the Lattice parts the LatticeMico32 was developed for. AMD PowerTune is using LatticeMico32.〔(【引用サイトリンク】title=AMD x86 SMU firmware analysis )
Both the CPU core and the development toolchain are available in source-code form, allowing third parties to implement changes to the processor architecture.
== Features ==

* RISC load/store architecture
* 32-bit data path
* 32-bit fixed-size instructions (all instructions are 32 bits, including jump, call and branch instructions.)
* 32 general purpose registers (R0 is typically set to zero by convention, however R0 is a standard register and other values may be assigned to it if so desired.)
* Up to 32 external interrupts
* Configurable instruction set including user defined instructions
* Optional configurable caches (direct-mapped or 2-way set-associative, with a variety of cache sizes and arrangements)
* Optional pipelined memories
* Dual Wishbone memory interfaces (one read-only instruction bus, one read-write data/peripheral bus)
* Memory mapped I/O
* 6 stage pipeline

抄文引用元・出典: フリー百科事典『 ウィキペディア(Wikipedia)
ウィキペディアで「LatticeMico32」の詳細全文を読む



スポンサード リンク
翻訳と辞書 : 翻訳のためのインターネットリソース

Copyright(C) kotoba.ne.jp 1997-2016. All Rights Reserved.